### **General Description** The MAX1471 low-power, CMOS, superheterodyne, RF dual-channel receiver is designed to receive both amplitude-shift-keyed (ASK) and frequency-shift-keyed (FSK) data without reconfiguring the device or introducing any time delay normally associated with changing modulation schemes. The MAX1471 requires few external components to realize a complete wireless RF digital data receiver for the 300MHz to 450MHz ISM bands. The MAX1471 includes all the active components required in a superheterodyne receiver including: a lownoise amplifier (LNA), an image-reject (IR) mixer, a fully integrated phase-locked loop (PLL), local oscillator (LO), 10.7MHz IF limiting amplifier with received-signalstrength indicator (RSSI), low-noise FM demodulator, and a 3V voltage regulator. Differential peak-detecting data demodulators are included for both the FSK and ASK analog baseband data recovery. The MAX1471 includes a discontinuous receive (DRX) mode for lowpower operation, which is configured through a serial interface bus. The MAX1471 is available in a 32-pin thin QFN package and is specified over the automotive -40°C to +125°C temperature range. ### **Applications** Automotive Remote Keyless Entry (RKE) Tire Pressure Monitoring Systems Garage Door Openers Wireless Sensors Wireless Kevs Security Systems Medical Systems Home Automation Local Telemetry Systems #### Features - ASK and FSK Demodulated Data on Separate Outputs - ♦ Specified over Automotive -40°C to +125°C **Temperature Range** - ♦ Low Operating Supply Voltage Down to 2.4V - ♦ On-Chip 3V Regulator for 5V Operation - **Low Operating Supply Current** 7mA Continuous Receive Mode 1.1µA Deep-Sleep Mode - ♦ Discontinuous Receive (DRX) Low-Power Management - ♦ Fast-On Startup Feature < 250µs - ♦ Integrated PLL, VCO, and Loop Filter - ♦ 45dB Integrated Image Rejection - ♦ RF Input Sensitivity\* ASK: -114dBm FSK: -108dBm - **♦ Selectable IF BW with External Filter** - **♦ Programmable Through Serial User Interface** - ♦ RSSI Output and High Dynamic Range with AGC \*0.2% BER, 4kbps, Manchester-encoded data, 280kHz IF BW ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |-------------|-----------------|------------------| | MAX1471ATJ+ | -40°C to +125°C | 32 Thin QFN-EP** | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. ### **Pin Configuration** <sup>\*\*</sup>EP = Exposed pad. #### **ABSOLUTE MAXIMUM RATINGS** | High-Voltage Supply, HVIN to DGND0.3V, +6.0V | Operating Temperature Range40°C to +125°C | |-------------------------------------------------------|-------------------------------------------| | Low-Voltage Supply, AVDD and DVDD to AGND0.3V, +4.0V | Junction Temperature+150°C | | SCLK, DIO, CS, ADATA, | Storage Temperature Range65°C to +150°C | | FDATA(DGND - 0.3V) to (HVIN + 0.3V) | Lead Temperature (soldering, 10s)+300°C | | All Other Pins(AGND - 0.3V) to (AVDD + 0.3V) | Soldering Temperature (reflow) +260°C | | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | | 32-Pin Thin QFN (derate 21.3mW/°C above +70°C)1702mW | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC ELECTRICAL CHARACTERISTICS (Typical Application Circuit, $V_{AVDD} = V_{DVDD} = V_{HVIN} = +2.4V$ to +3.6V, $f_{RF} = 300MHz$ to 450MHz, $T_A = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Typical values are at $V_{AVDD} = V_{DVDD} = V_{HVIN} = +3.0V$ , $f_{RF} = 434$ MHz, $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | C | ONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------|-----------------|-------------------------------------------------------------|-----------------------------------------------------|----------------------------|--------------------------|----------------|-----------| | GENERAL CHARACTERISTIC | cs | | | | | | | | Supply Voltage (5V) | HVIN | AVDD and DVDD unconnected from HVIN, but connected together | | 4.5 | 5.0 | 5.5 | V | | Supply Voltage (3V) | V <sub>DD</sub> | HVIN, AVDD, and power supply | d DVDD connected to | 2.4 | 3.0 | 3.6 | ٧ | | | | | Operating | | 7.0 | 8.4 | mA | | | | T <sub>A</sub> < +85°C | Polling duty cycle: 10% duty cycle | | 705 | 855 | ^ | | | | | DRX mode OFF current | | 5.0 | 14.2 | μΑ | | | | | Deep-sleep current | | 1.1 | 7.1 | | | | | | Operating | | | 8.5 | mA | | Supply Current | I <sub>DD</sub> | T <sub>A</sub> < +105°C<br>(Note 2) | Polling duty cycle: 10% duty cycle | | | 865 | - μA | | | | | DRX mode OFF current | | | 15.5 | | | | | | Deep-sleep current | | | 13.4 | | | | | T <sub>A</sub> < +125°C<br>(Note 2) | Operating | | | 8.6 | mA | | | | | Polling duty cycle: 10% duty cycle | | | 900 | - μA<br>- | | | | | DRX mode OFF current | | | 44.1 | | | | | | Deep-sleep current | | | 36.4 | | | Startup Time | ton | | nal detection, does not ad filter settling (Note 2) | | 200 | 250 | μs | | DIGITAL OUTPUTS (DIO, AD | ATA, FDATA) | | | | | | | | Output High Voltage | VoH | ISOURCE = 250µ. | A (Note 2) | | V <sub>HVIN</sub> - 0.15 | | V | | Output Low Voltage | V <sub>OL</sub> | I <sub>SINK</sub> = 250µA (N | Note 2) | | 0.15 | | V | | DIGITAL INPUTS (CS, DIO, S | CLK) | | | | • | | | | Input High Threshold | VIH | | | 0.9 x<br>V <sub>HVIN</sub> | | | V | | Input Low Threshold | VIL | | | | | 0.1 x<br>VHVIN | V | ### DC ELECTRICAL CHARACTERISTICS (continued) (*Typical Application Circuit*, $V_{AVDD} = V_{DVDD} = V_{HVIN} = +2.4V$ to +3.6V, $f_{RF} = 300MHz$ to 450MHz, $T_A = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Typical values are at $V_{AVDD} = V_{DVDD} = V_{HVIN} = +3.0V$ , $f_{RF} = 434$ MHz, $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------|-----------------|-----------------------------------------|-----|-----|-----|-------| | Input-High Leakage Current | lін | (Note 2) | | | -20 | μΑ | | Input-Low Leakage Current | I <sub>IL</sub> | (Note 2) | | | 20 | μΑ | | Input Capacitance | CIN | (Note 2) | | | 2.0 | рF | | VOLTAGE REGULATOR | | | | | | | | Output Voltage | VREG | $V_{HVIN} = 5.0V$ , $I_{LOAD} = 7.0$ mA | | 3.0 | | V | #### **AC ELECTRICAL CHARACTERISTICS** (Typical Application Circuit, $V_{AVDD} = V_{DVDD} = V_{HVIN} = +2.4V$ to +3.6V, $f_{RF} = 300MHz$ to 450MHz, $T_A = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Typical values are at $V_{AVDD} = V_{DVDD} = V_{HVIN} = +3.0V$ , $f_{RF} = 434$ MHz, $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | | |--------------------------------------------------------------|-------------------------|--------------------------------------------|-------------------|-----|----------|-----|--------|--| | GENERAL CHARACTERISTICS | GENERAL CHARACTERISTICS | | | | | | | | | Receiver Sensitivity | RFIN | 0.2% BER, 4kbps<br>Manchester Code, 280kHz | ASK | | -114 | | - dBm | | | , | | | FSK | | -108 | | | | | Maximum Receiver Input Power Level | RFMAX | | | | 0 | | dBm | | | Receiver Input Frequency Range | f <sub>RF</sub> | | | 300 | | 450 | MHz | | | Receiver Image Rejection | IR | (Note 3) | | | 45 | | dB | | | LNA/MIXER (Note 4) | | | | | | | | | | LNIA Input Impadance | 7 | Normalized to 50Ω | $f_{RF} = 315MHz$ | | 1 - j4.7 | | | | | LNA Input Impedance | Z <sub>11</sub> | Normalized to 5012 | $f_{RF} = 434MHz$ | | 1 - j3.4 | | | | | Voltage Conversion Gain (High-<br>Gain Mode) | | | | | 47.5 | | dB | | | Input-Referred 3rd-Order<br>Intercept Point (High-Gain Mode) | | | | | -38 | | dBm | | | Voltage Conversion Gain (Low-<br>Gain Mode) | | | | | 12.2 | | dB | | | Input-Referred 3rd-Order<br>Intercept Point (Low-Gain Mode) | | | | | -5 | | dBm | | | LO Signal Feedthrough to Antenna | | | | | -90 | | dBm | | | Mixer Output Impedance | Zout | | | | 330 | | Ω | | | IF | | | | | | | • | | | Input Impedance | Z <sub>11</sub> | | | | 330 | | Ω | | | Operating Frequency | fıF | | | | 10.7 | | MHz | | | 3dB Bandwidth | | | | | 10 | | MHz | | | FM DEMODULATOR | | | | | | | | | | Demodulator Gain | G <sub>FM</sub> | | | | 2.2 | | mV/kHz | | ### **AC ELECTRICAL CHARACTERISTICS (continued)** (Typical Application Circuit, $V_{AVDD} = V_{DVDD} = V_{HVIN} = +2.4V$ to +3.6V, $f_{RF} = 300MHz$ to 450MHz, $T_A = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Typical values are at $V_{AVDD} = V_{DVDD} = V_{HVIN} = +3.0V$ , $f_{RF} = 434$ MHz, $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------|------------------|-------------------------|------|-------|--------|-------| | ANALOG BASEBAND | | | | | | | | Maximum Data Filter Bandwidth | BW <sub>DF</sub> | | | 50 | | kHz | | Maximum Data Slicer Bandwidth | BW <sub>DS</sub> | | | 100 | | kHz | | Maximum Peak Detector<br>Bandwidth | BW <sub>PD</sub> | | | 50 | | kHz | | Maximum Data Rate | | Manchester coded | | 33 | | lıbaa | | Maximum Data Rate | | Nonreturn to zero (NRZ) | | 66 | | kbps | | CRYSTAL OSCILLATOR | | | | | | | | Crystal Frequency | fxtal | | 9.04 | | 13.728 | MHz | | Frequency Pulling by V <sub>DD</sub> | | | | 3 | | ppm/V | | Crystal Load Capacitance | | | | 3 | | рF | | <b>DIGITAL INTERFACE TIMING</b> (se | e Figure 8) | | | | | | | Minimum SCLK Setup to Falling Edge of CS | tsc | | | 30 | | ns | | Minimum CS Falling Edge to SCLK Rising-Edge Setup Time | tcss | | | 30 | | ns | | Minimum CS Idle Time | tcsi | | | 125 | | ns | | Minimum CS Period | tcs | | | 2.125 | | μs | | Maximum SCLK Falling Edge to<br>Data Valid Delay | tDO | | | 80 | | ns | | Minimum Data Valid to SCLK<br>Rising-Edge Setup Time | t <sub>DS</sub> | | | 30 | | ns | | Minimum Data Valid to SCLK<br>Rising-Edge Hold Time | t <sub>DH</sub> | | | 30 | | ns | | Minimum SCLK High Pulse Width | tсн | | | 100 | | ns | | Minimum SCLK Low Pulse Width | t <sub>CL</sub> | | | 100 | | ns | | Minimum CS Rising Edge to SCLK Rising-Edge Hold Time | tcsh | | | 30 | | ns | | Maximum $\overline{\text{CS}}$ Falling Edge to Output Enable Time | t <sub>DV</sub> | | | 25 | | ns | | Maximum $\overline{\text{CS}}$ Rising Edge to Output Disable Time | tTR | | | 25 | | ns | Note 1: Production tested at $T_A = +85$ °C. Guaranteed by design and characterization over entire temperature range. Note 2: Guaranteed by design and characterization. Not production tested. Note 3: The oscillator register (0x3) is set to the nearest integer result of f<sub>XTAL</sub> / 100kHz (see the Oscillator Frequency Register section). Note 4: Input impedance is measured at the LNAIN pin. Note that the impedance at 315MHz includes the 15nH inductive degeneration from the LNA source to ground. The impedance at 434MHz includes a 10nH inductive degeneration connected from the LNA source to ground. The equivalent input circuit is 50Ω in series with 2.2pF. The voltage conversion gain is measured with the LNA input matching inductor, the degeneration inductor, and the LNA/mixer resonator in place, and does not include the IF filter insertion loss. ### **Typical Operating Characteristics** (Typical Application Circuit, $V_{AVDD} = V_{DVDD} = V_{HVIN} = +3.0V$ , $f_{RF} = 434 MHz$ , $T_A = +25 ^{\circ}C$ , unless otherwise noted.) ### Typical Operating Characteristics (continued) (Typical Application Circuit, VAVDD = VDVDD = VHVIN = +3.0V, fRF = 434MHz, TA = +25°C, unless otherwise noted.) **S11 LOG-MAGNITUDE PLOT WITH** ### S11 SMITH CHART OF RFIN (434MHz) ### Typical Operating Characteristics (continued) (Typical Application Circuit, VAVDD = VDVDD = VHVIN = +3.0V, fRF = 434MHz, TA = +25°C, unless otherwise noted.) ### **Pin Description** | PIN | NAME | FUNCTION | |-----|-------|--------------------------------------------------------------------------------------| | 1 | DSA- | Inverting Data Slicer Input for ASK Data | | 2 | DSA+ | Noninverting Data Slicer Input for ASK Data | | 3 | OPA+ | Noninverting Op-Amp Input for the ASK Sallen-Key Data Filter | | 4 | DFA | Data-Filter Feedback Node. Input for the feedback of the ASK Sallen-Key data filter. | | 5 | XTAL2 | 2nd Crystal Input | ### Pin Description (continued) | PIN | NAME | FUNCTION | |-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | XTAL1 | 1st Crystal Input | | 7 | AVDD | Analog Power-Supply Voltage for RF Sections. AVDD is connected to an on-chip +3.0V low-dropout regulator. Decouple to AGND with a 0.1µF capacitor. | | 8 | LNAIN | Low-Noise Amplifier Input | | 9 | LNASRC | Low-Noise Amplifier Source for External Inductive Degeneration. Connect an inductor to AGND to set LNA input impedance. | | 10 | LNAOUT | Low-Noise Amplifier Output. Connect to mixer through an LC tank filter. | | 11 | MIXIN+ | Differential Mixer Input. Must be AC-coupled to driving input. | | 12 | MIXIN- | Differential Mixer Input. Bypass to AGND with a capacitor. | | 13 | MIXOUT | $330\Omega$ Mixer Output. Connect to the input of the 10.7MHz IF filter. | | 14 | AGND | Analog Ground | | 15 | IFIN- | Differential $330\Omega$ IF Limiter Amplifier Input. Bypass to AGND with a capacitor. | | 16 | IFIN+ | Differential 330Ω IF Limiter Amplifier Input. Connect to output of the 10.7MHz IF filter. | | 17 | PDMINF | Minimum-Level Peak Detector for FSK Data | | 18 | PDMAXF | Maximum-Level Peak Detector for FSK Data | | 19 | DSF- | Inverting Data Slicer Input for FSK Data | | 20 | DSF+ | Noninverting Data Slicer Input for FSK Data | | 21 | OPF+ | Noninverting Op-Amp Input for the FSK Sallen-Key Data Filter | | 22 | DFF | Data-Filter Feedback Node. Input for the feedback of the FSK Sallen-Key data filter. | | 23 | DGND | Digital Ground | | 24 | DVDD | Digital Power-Supply Voltage for Digital Sections. Connect to AVDD. Decouple to DGND with a 10nF capacitor. | | 25 | FDATA | Digital Baseband FSK Demodulator Data Output | | 26 | CS | Active-Low Chip-Select Input | | 27 | DIO | Serial Data Input/Output | | 28 | SCLK | Serial Interface Clock Input | | 29 | HVIN | High-Voltage Supply Input. For 3V operation, connect HVIN to AVDD and DVDD. | | 30 | ADATA | Digital Baseband ASK Demod Data Output | | 31 | PDMINA | Minimum-Level Peak Detector for ASK Output | | 32 | PDMAXA | Maximum-Level Peak Detector for ASK Output | | _ | EP | Exposed Pad. Connect to ground. | ### \_Functional Diagram ### **Detailed Description** The MAX1471 CMOS superheterodyne receiver and a few external components provide a complete ASK/FSK receive chain from the antenna to the digital output data. Depending on signal power and component selection, data rates as high as 33kbps using Manchester Code (66kbps nonreturn to zero) can be achieved. The MAX1471 is designed to receive binary FSK or ASK data on a 300MHz to 450MHz carrier. ASK modulation uses a difference in amplitude of the carrier to represent logic 0 and logic 1 data. FSK uses the difference in frequency of the carrier to represent a logic 0 and logic 1. #### Low-Noise Amplifier (LNA) The LNA is a cascode amplifier with off-chip inductive degeneration that achieves approximately 28dB of voltage gain that is dependent on both the antenna-matching network at the LNA input, and the LC tank network between the LNA output and the mixer inputs. The off-chip inductive degeneration is achieved by connecting an inductor from LNASRC to AGND. This inductor sets the real part of the input impedance at LNAIN, allowing for a flexible match to low input impedances such as a PCB trace antenna. A nominal value for this inductor with a $50\Omega$ input impedance is 15nH at 315MHz and 10nH at 434MHz, but the inductance is affected by PCB trace length. See the Typical Operating Characteristics to see the relationship between the inductance and input impedance. The inductor can be shorted to ground to increase sensitivity by approximately 1dB, but the input match is not optimized for $50\Omega$ . The LC tank filter connected to LNAOUT comprises L2 and C9 (see the *Typical Application Circuit*). Select L2 and C9 to resonate at the desired RF input frequency. The resonant frequency is given by: $$f = \frac{1}{2\pi \sqrt{L_{TOTAL} \times C_{TOTAL}}}$$ where $L_{TOTAL} = L2 + L_{PARASITICS}$ and $C_{TOTAL} = C9 + C_{PARASITICS}$ . LPARASITICS and CPARASITICS include inductance and capacitance of the PCB traces, package pins, mixer input impedance, LNA output impedance, etc. These parasitics at high frequencies cannot be ignored, and can have a dramatic effect on the tank filter center frequency. Lab experimentation should be done to optimize the center frequency of the tank. 10 #### **Automatic Gain Control (AGC)** When the AGC is enabled, it monitors the RSSI output. When the RSSI output reaches 1.28V, which corresponds to an RF input level of approximately -64dBm, the AGC switches on the LNA gain reduction attenuator. The attenuator reduces the LNA gain by 35dB, thereby reducing the RSSI output by about 0.55V. The LNA resumes high-gain mode when the RSSI output level drops back below 0.68V (approximately -67dBm at the RF input) for a programmable interval called the AGC dwell time. The AGC has a hysteresis of approximately 3dB. With the AGC function, the RSSI dynamic range is increased, allowing the MAX1471 to reliably produce an ASK output for RF input levels up to 0dBm with a modulation depth of 18dB. AGC is not necessary and can be disabled when utilizing only the FSK data path. The MAX1471 features an AGC lock controlled by the AGC lock bit (see Table 8). When the bit is set, the LNA is locked in its present gain state. #### Mixer A unique feature of the MAX1471 is the integrated image rejection of the mixer. This device was designed to eliminate the need for a costly front-end SAW filter for many applications. The advantage of not using a SAW filter is increased sensitivity, simplified antenna matching, less board space, and lower cost. The mixer cell is a pair of double-balanced mixers that perform an IQ downconversion of the RF input to the 10.7MHz intermediate frequency (IF) with low-side injection (i.e., $f_{LO}=f_{RF}$ - $f_{IF}$ ). The image-rejection circuit then combines these signals to achieve approximately 45dB of image rejection. Low-side injection is required as high-side injection is not possible due to the on-chip image rejection. The IF output is driven by a source follower, biased to create a driving impedance of $330\Omega$ to interface with an off-chip $330\Omega$ ceramic IF filter. The voltage conversion gain driving a $330\Omega$ load is approximately 19.5dB. Note that the MIXIN+ and MIXIN- inputs are functionally identical. #### Phase-Locked Loop (PLL) The PLL block contains a phase detector, charge pump/integrated loop filter, voltage-controlled oscillator (VCO), asynchronous 32x clock divider, and crystal oscillator. This PLL does not require any external components. The relationship between the RF, IF, and reference frequencies is given by: $$f_{REF} = (f_{RF} - f_{IF})/32$$ To allow the smallest possible IF bandwidth (for best sensitivity), the tolerance of the reference must be minimized. \_\_\_\_\_MIXIM ### Intermediate Frequency (IF) The IF section presents a differential $330\Omega$ load to provide matching for the off-chip ceramic filter. It contains five AC-coupled limiting amplifiers with a bandpass-filter-type response centered near the 10.7MHz IF frequency with a 3dB bandwidth of approximately 10MHz. For ASK data, the RSSI circuit demodulates the IF to baseband by producing a DC output proportional to the log of the IF signal level with a slope of approximately 16mV/dB. For FSK, the limiter output is fed into a PLL to demodulate the IF. #### **FSK Demodulator** The FSK demodulator uses an integrated 10.7MHz PLL that tracks the input RF modulation and determines the difference between frequencies as logic-level ones and zeros. The PLL is illustrated in Figure 1. The input to the PLL comes from the output of the IF limiting amplifiers. The PLL control voltage responds to changes in the frequency of the input signal with a nominal gain of 2.2mV/kHz. For example, an FSK peak-to-peak deviation of 50kHz generates a 110mVp-p signal on the control line. This control line is then filtered and sliced by the FSK baseband circuitry. The FSK demodulator PLL requires calibration to overcome variations in process, voltage, and temperature. For more information on calibrating the FSK demodulator, see the *Calibration* section. The maximum calibration time is 120µs. In DRX mode, the FSK demodulator calibration occurs automatically just before the IC enters sleep mode. ### **Crystal Oscillator** The XTAL oscillator in the MAX1471 is used to generate the local oscillator (LO) for mixing with the received signal. The XTAL oscillator frequency sets the received signal frequency as: $freceive = (fxtal \times 32) + 10.7MHz$ The received image frequency at: $fIMAGE = (fXTAL \times 32) - 10.7MHz$ is suppressed by the integrated quadrature imagerejection circuitry. For an input RF frequency of 315MHz, a reference frequency of 9.509MHz is needed for a 10.7MHz IF frequency (low-side injection is required). For an input RF frequency of 433.92MHz, a reference frequency of 13.2256MHz is required. The XTAL oscillator in the MAX1471 is designed to present a capacitance of approximately 3pF between the XTAL1 and XTAL2. If a crystal designed to oscillate with a different load capacitance is used, the crystal is pulled away from its stated operating frequency, introducing an error in the reference frequency. Crystals designed to operate with higher differential load capacitance always pull the reference frequency higher. In actuality, the oscillator pulls every crystal. The crystal's natural frequency is really below its specified frequency, but when loaded with the specified load capacitance, the crystal is pulled and oscillates at its specified frequency. This pulling is already accounted for in the specification of the load capacitance. Additional pulling can be calculated if the electrical parameters of the crystal are known. The frequency pulling is given by: $$fp = \frac{C_m}{2} \left( \frac{1}{C_{case} + C_{load}} - \frac{1}{C_{case} + C_{spec}} \right) \times 10^6$$ where fp is the amount the crystal frequency pulled in ppm. C<sub>m</sub> is the motional capacitance of the crystal. C<sub>case</sub> is the case capacitance. C<sub>spec</sub> is the specified load capacitance. Cload is the actual load capacitance. When the crystal is loaded as specified, i.e., $C_{load} = C_{spec}$ , the frequency pulling equals zero. Figure 1. FSK Demodulator PLL Block Diagram Figure 2. Typical Application Circuit #### **Data Filters** The data filters for the ASK and FSK data are implemented as a 2nd-order lowpass Sallen-Key filter. The pole locations are set by the combination of two onchip resistors and two external capacitors. Adjusting the value of the external capacitors changes the corner frequency to optimize for different data rates. The corner frequency in kHz should be set to approximately 1.5 times the fastest expected Manchester data rate in kbps from the transmitter. Keeping the corner frequency near the data rate rejects any noise at higher frequencies, resulting in an increase in receiver sensitivity. The configuration shown in Figure 3 can create a Butterworth or Bessel response. The Butterworth filter offers a very flat amplitude response in the passband and a rolloff rate of 40dB/decade for the two-pole filter. The Bessel filter has a linear phase response, which works well for filtering digital data. To calculate the value of the capacitors, use the following equations, along with the coefficients in Table 2: $$C_{F1} = \frac{b}{a(100k)(\pi)(f_C)}$$ $$C_{F2} = \frac{a}{4(100k)(\pi)(f_C)}$$ where fc is the desired 3dB corner frequency. For example, choose a Butterworth filter response with a corner frequency of 5kHz: \_ /N/XI/N **Table 1. Component Values for Typical Application Circuit** | COMPONENT | VALUE FOR 433.92MHz RF | VALUE FOR 315MHz RF | DESCRIPTION (%) | |-----------|------------------------|------------------------|-------------------------| | C3 | 220pF | 220pF | 10 | | C4 | 470pF | 470pF | 5 | | C5 | 0.047µF | 0.047µF | 10 | | C6 | 0.1µF | 0.1µF | 10 | | C7 | 100pF | 100pF | 5 | | C8 | 100pF | 100pF | 5 | | C9 | 1.0pF | 2.2pF | ±0.1pF | | C10 | 220pF | 220pF | 10 | | C11 | 100pF | 100pF | 5 | | C12 | 1500pF | 1500pF | 10 | | C14 | 15pF | 15pF | 5 | | C15 | 15pF | 15pF | 5 | | C21 | 220pF | 220pF | 10 | | C22 | 470pF | 470pF | 5 | | C23 | 0.01µF | 0.01µF | 10 | | C26 | 0.1µF | 0.1µF | 10 | | C27 | 0.047µF | 0.047µF | 10 | | L1 | 56nH | 100nH | Coilcraft 0603CS | | L2 | 16nH | 30nH | Coilcraft 0603CS | | L3 | 10nH | 15nH | 5 | | R3 | 25kΩ | 25kΩ | 5 | | R8 | 25kΩ | 25kΩ | 5 | | Y1 | 13.2256MHz | 9.509MHz | Crystal | | Y2 | 10.7MHz ceramic filter | 10.7MHz ceramic filter | Murata SFECV10.7 series | Note: Component values vary depending on PCB layout. $$\begin{split} C_{F1} &= \frac{1.000}{\left(1.414\right)\!\left(100\text{k}\Omega\right)\!\left(3.14\right)\!\left(5\text{kHz}\right)} \approx 450\text{pF} \\ C_{F2} &= \frac{1.414}{\left(4\right)\!\left(100\text{k}\Omega\right)\!\left(3.14\right)\!\left(5\text{kHz}\right)} \approx 225\text{pF} \end{split}$$ Choosing standard capacitor values changes $C_{F1}$ to 470pF and $C_{F2}$ to 220pF. In the *Typical Application Circuit*, $C_{F1}$ and $C_{F2}$ are named C4 and C3, respectively, for ASK data, and C21 and C22 for FSK data. #### **Data Slicers** The purpose of a data slicer is to take the analog output of a data filter and convert it to a digital signal. This is achieved by using a comparator and comparing the analog input to a threshold voltage. The threshold voltage is set by the voltage on the DSA- pin for the ASK receive chain (DSF- for the FSK receive chain), which is connected to the negative input of the data slicer comparator. Numerous configurations can be used to generate the data-slicer threshold. For example, the circuit in Figure 4 shows a simple method using only one resistor and one capacitor. This configuration averages the analog output of the filter and sets the threshold to approximately 50% of that amplitude. With this configuration, the threshold automatically adjusts as the analog signal varies, minimizing the possibility for errors in the digital data. The sizes of R and C affect how fast the threshold tracks to the analog amplitude. Be sure to keep the corner frequency of the RC circuit much lower than the lowest expected data rate. ### Table 2. Coefficients to Calculate CF1 and CF2 | FILTER TYPE | а | b | |---------------------------|--------|-------| | Butterworth $(Q = 0.707)$ | 1.414 | 1.000 | | Bessel<br>(Q = 0.577) | 1.3617 | 0.618 | Figure 3. Sallen-Key Lowpass Data Filter Figure 4. Generating Data-Slicer Threshold Using a Lowpass Filter With this configuration, a long string of NRZ zeros or ones can cause the threshold to drift. This configuration works best if a coding scheme, such as Manchester coding, which has an equal number of zeros and ones, is used. Figure 5 shows a configuration that uses the positive and negative peak detectors to generate the threshold. This configuration sets the threshold to the midpoint between a high output and a low output of the data filter. #### **Peak Detectors** The maximum peak detectors (PDMAXA for ASK, PDMAXF for FSK) and minimum peak detectors (PDMINA for ASK, PDMINF for FSK), in conjunction with resistors and capacitors shown in Figure 5, create DC output voltages proportional to the high and low peak values of the filtered ASK or FSK demodulated signals. The resistors provide a path for the capacitors to discharge, allowing the peak detectors to dynamically follow peak changes of the data-filter output voltages. The maximum and minimum peak detectors can be used together to form a data-slicer threshold voltage at a midvalue between the maximum and minimum voltage levels of the data stream (see the *Data Slicers* section and Figure 5). The RC time constant of the peak-detector combining network should be set to at least 5 times the data period. If there is an event that causes a significant change in the magnitude of the baseband signal, such as an AGC gain switch or a power-up transient, the peak detectors may "catch" a false level. If a false peak is detected. the slicing level is incorrect. The MAX1471 has a feature called peak-detector track enable (TRK EN). where the peak-detector outputs can be reset (see Figure 6). If TRK\_EN is set (logic 1), both the maximum and minimum peak detectors follow the input signal. When TRK\_EN is cleared (logic 0), the peak detectors revert to their normal operating mode. The TRK\_EN function is automatically enabled for a short time and then disabled whenever the IC recovers from the sleep portion of DRX mode, or when an AGC gain switch occurs. Since the peak detectors exhibit a fast attack/slow decay response, this feature allows for an extremely fast startup or AGC recovery. See Figure 7 for an illustration of a fast-recovery sequence. In addition to the automatic control of this function, the TRK\_EN bits can be controlled through the serial interface (see the Serial Control Interface section). ### **Power-Supply Connections** The MAX1471 can be powered from a 2.4V to 3.6V supply or a 4.5V to 5.5V supply. The device has an on-chip linear regulator that reduces the 5V supply to 3V needed to operate the chip. To operate the MAX1471 from a 3V supply, connect DVDD, AVDD, and HVIN to the 3V supply. When using a 5V supply, connect the supply to HVIN only and con- Figure 5. Generating Data-Slicer Threshold Using the Peak Detectors Figure 6. Peak-Detector Track Enable nect AVDD and DVDD together. In both cases, bypass DVDD and HVIN with a 0.01µF capacitor and AVDD with a 0.1µF capacitor. Place all bypass capacitors as close as possible to the respective supply pin. #### **Serial Control Interface** #### **Communication Protocol** The MAX1471 can use a 4-wire interface or a 3-wire interface (default). In both cases, the data input must follow the timing diagrams shown in Figures 8 and 9. Note that the DIO line must be held LOW while $\overline{\text{CS}}$ is high. This is to prevent the MAX1471 from entering discontinuous receive mode if the DRX bit is high. The data is latched on the rising edge of SCLK, and therefore must be stable before that edge. The data sequencing is MSB first, the command (C[3:0]; see Table 3), the register address (A[3:0]; see Table 4) and the data (D[7:0]; see Table 5). The mode of operation (3-wire or 4-wire interface) is selected by DOUT\_FSK and/or DOUT\_ASK bits in the configuration register. Either of those bits selects the ASKOUT and/or FSKOUT line as a SERIAL data output. Upon receiving a read register command (0x2), the serial interface outputs the data on either pin, according to Figure 10. If neither of these bits are 1, the 3-wire interface is selected (default on power-up) and the DIO line is effectively a bidirectional input/output line. DIO is selected as an output of the MAX1471 for the following $\overline{\text{CS}}$ cycle whenever a READ command is received. The CPU must tri-state the DIO line on the cycle of $\overline{\text{CS}}$ that follows a read command, so the MAX1471 can drive the data output line. Figure 11 shows the diagram of the 3-wire interface. Note that the user can choose to send either 16 cycles of SCLK, as in the case of the 4-wire interface, or just eight cycles, as all the registers are 8-bits wide. The user must drive DIO low at the end of the read sequence. The MASTER RESET command (0x3) (see Table 3) sends a reset signal to all the internal registers of the MAX1471 just like a power-off and power-on sequence Figure 7. Fast Receiver Recovery in FSK Mode Utilizing Peak Detectors would do. The reset signal remains active for as long as $\overline{\text{CS}}$ is high after the command is sent. #### Continuous Receive Mode (DRX = 0) In continuous receive mode, individual analog modules can be powered on directly through the power configuration register (register 0x0). The SLEEP bit (bit 0) overrides the power settings of the remaining bits and puts the part into deep-sleep mode when set. It is also necessary to write the frequency divisor of the external crystal in the oscillator frequency register (register 0x3) to optimize image rejection and to enable accurate calibration sequences for the polling timer and the FSK demodulator. This number is the integer result of fxtal/100kHz. If the FSK receive function is selected, it is necessary to perform an FSK calibration to improve receive sensitivity. Polling timer calibration is not necessary. See the *Calibration* section for more information. Figure 8. Digital Communications Timing Diagram Figure 9. Data Input Diagram Figure 10. Read Command on a 4-Wire SERIAL Interface #### Discontinuous Receive Mode (DRX = 1) In the discontinuous receive mode (DRX = 1), the power signals of the different modules of the MAX1471 toggle between OFF and ON, according to internal timers toff, tofu, and treating the frequency divisor of the external crystal in the oscillator frequency register (register 0x3). This number is the integer result of fxtal/100kHz. Before entering the discontinuous receive mode for the first time, it is also necessary to calibrate the timers (see the *Calibration* section). The MAX1471 uses a series of internal timers (toff, tofu, and tree) to control its power-up. The timer sequence begins when both $\overline{CS}$ and DIO are one. The MAX1471 has an internal pullup on the DIO pin, so the user must tri-state the DIO line when $\overline{CS}$ goes high. The external CPU can then go to a sleep mode during tOFF. A high-to-low transition on DIO, or a low level on DIO serves as the wake-up signal for the CPU, which must then start its wake-up procedure, and drive DIO low before tLOW expires (tCPU + tRF). Once tRF expires, the MAX1471 enables the FSKOUT and/or ASKOUT data outputs. The CPU must then keep DIO low for as long as it may need to analyze any received data. Releasing DIO causes the MAX1471 to pull up DIO, reinitiating the tOFF timer. #### Oscillator Frequency Register (Address: 0x3) The MAX1471 has an internal frequency divider that divides down the crystal frequency to 100kHz. The MAX1471 uses the 100kHz clock signal when calibrating itself and also to set the image-rejection frequency. The hexadecimal value written to the oscillator frequency register is the nearest integer result of fxtal/100kHz. Figure 11. Read Command in 3-Wire Interface Table 3. Command Bits | C[3:0] | DESCRIPTION | |---------|--------------| | 0x0 | No operation | | 0x1 | Write data | | 0x2 | Read data | | 0x3 | Master reset | | 0x4-0xF | Not used | For example, if data is being received at 315MHz, the crystal frequency is 9.509375MHz. Dividing the crystal frequency by 100kHz and rounding to the nearest integer gives 95, or 0x5F hex. So for 315MHz, 0x5F would be written to the oscillator frequency register. #### AGC Dwell Timer Register (Address: 0xA) The AGC dwell timer holds the AGC in low-gain state for a set amount of time after the power level drops below the AGC switching threshold. After that set amount of time, if the power level is still below the AGC threshold, the LNA goes into high-gain state. This is important for ASK since the modulated data may have a high level above the threshold and a low level below the threshold, which without the dwell timer would cause the AGC to switch on every bit. The AGC dwell time is dependent on the crystal frequency and the bit settings of the AGC dwell timer reg- ister. To calculate the dwell time, use the following equation: Dwell Time = $$\frac{2^{\text{Reg0xA}}}{f_{\text{XTAI}}}$$ where Reg 0xA is the value of register 0xA in decimal. To calculate the value to write to register 0xA, use the following equation and use the next integer higher than the calculated result: Reg $$0xA \ge 3.3 \times \log_{10}$$ (Dwell Time x fxTAL) For Manchester Code (50% duty cycle), set the dwell time to at least twice the bit period. For nonreturn-to-zero (NRZ) data, set the dwell to greater than the period of the longest string of zeros or ones. For example, using Manchester code at 315 MHz (f<sub>XTAL</sub> = 9.509375 MHz) with a data rate of 4kbps (bit period = $125 \mu s$ ), the dwell time needs to be greater than $250 \mu s$ : Reg $$0xA \ge 3.3 \times \log_{10} (250 \mu s \times 9.509375 MHz) \approx 11.14$$ Choose the register value to be the next integer value higher than 11.14, which is 12 or 0x0C hex. The default value of the AGC dwell timer on power-up or reset is 0x0D. \_ /N/XI/N **Table 4. Register Summary** | REGISTER<br>A[3:0] | REGISTER NAME | DESCRIPTION | |--------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x0 | Power configuration | Enables/disables the LNA, AGC, mixer, baseband, peak detectors, and sleep mode (see Table 6). | | 0x1 | Configuration | Sets options for the device such as output enables, off-timer prescale, and discontinuous receive mode (see Table 7). | | 0x2 | Control | Controls AGC lock, peak-detector tracking, as well as polling timer and FSK calibration (see Table 8). | | 0x3 | Oscillator frequency | Sets the internal clock frequency divisor. This register must be set to the integer result of fxtal/100kHz (see the Oscillator Frequency Register section). | | 0x4 | Off timer—t <sub>OFF</sub><br>(upper byte) | Sets the duration that the MAX1471 remains in low-power mode when DRX is active | | 0x5 | Off timer—t <sub>OFF</sub><br>(lower byte) | (see Table 10). | | 0x6 | CPU recovery timer—t <sub>CPU</sub> | Increases maximum time the MAX1471 stays in lower power mode while CPU wakes up when DRX is active (see Table 11). | | 0x7 | RF settle timer—t <sub>RF</sub><br>(upper byte) | During the time set by the settle timer, the MAX1471 is powered on with the peak detectors and the data outputs disabled to allow time for the RF section to settle. | | 0x8 | RF settle timer—t <sub>RF</sub><br>(lower byte) | DIO must be driven low at any time during $t_{LOW} = t_{CPU} + t_{RF}$ or the timer sequence restarts (see Table 12). | | 0x9 | Status register (read only) | Provides status for PLL lock, AGC state, crystal operation, polling timer, and FSK calibration (see Table 9). | | 0xA | AGC dwell timer | Controls the dwell (release) time of the AGC. | #### Calibration The MAX1471 must be calibrated to ensure accurate timing of the off timer in discontinuous receive mode or when receiving FSK signals. The first step in calibration is ensuring that the oscillator frequency register (address: 0x3) has been programmed with the correct divisor value (see the *Oscillator Frequency Register* section). Next, enable the mixer to turn the crystal driver on. Calibrate the polling timer by setting POL\_CAL\_EN = 1 in the configuration register (register 0x1). Upon completion, the POL\_CAL\_DONE bit in the status register (register 0x8) is 1, and the POL\_CAL\_EN bit is reset to zero. If using the MAX1471 in continuous receive mode, polling timer calibration is not needed. FSK receiver calibration is a two-step process. Set FSKCALLSB = 1 (register 0x1) or to reduce the calibration time, accuracy can be sacrificed by setting the FSKCALLSB = 0. Next, initiate FSK receiver calibration, set FSK\_CAL\_EN = 1. Upon completion, the FSK\_CAL\_DONE bit in the status register (register 0x8) is one, and the FSK\_CAL\_EN bit is reset to zero. When in continuous receive mode and receiving FSK data, recalibrate the FSK receiver after a significant change in temperature or supply voltage. When in discontinuous receive mode, the polling timer and FSK receiver (if enabled) are automatically calibrated during every wake-up cycle. #### Off Timer (toff) The first timer, toff (see Figure 12), is a 16-bit timer that is configured using: register 0x4 for the upper byte, register 0x5 for the lower byte, and bits PRESCALE1 and PRESCALE0 in the configuration register (register 0x1). Table 10 summarizes the configuration of the toff timer. The PRESCALE1 and PRESCALE2 bits set the size of the shortest time possible (toff time base). The data written to the toff registers (0x4 and 0x5) is multiplied by the time base to give the total toff time. On power-up, the off timer registers are set to zero and must be written before using DRX mode. Table 5. Register Configuration | ADDRESS | DATA | | | | | | | | |------------------------------------|-------------|--------------|---------------|--------------|---------------|---------------|------------------|------------------| | A3 A2 A1 A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | POWER CONFIGURATION (0x0) | | | | | | | | | | 0000 | LNA_EN | AGC_EN | MIXER_<br>EN | FSKBB_<br>EN | FSKPD_<br>EN | ASKBB_<br>EN | ASKPD_<br>EN | SLEEP | | CONFIGURATION (0x1) | ' | • | • | • | | | • | • | | 0001 | Х | GAIN<br>SET* | FSKCALL<br>SB | FSK_<br>DOUT | ASK_<br>DOUT | TOFF_<br>PS1 | TOFF_<br>PS0 | DRX_<br>MODE | | CONTROL (0x2) | | | | | | | | | | 0010 | X | AGC<br>LOCK | Х | Х | FSKTRK_<br>EN | ASKTRK_<br>EN | POL_<br>CAL_EN | FSK_CAL<br>_EN | | OSCILLATOR FREQUENCY (0x3) | | | | | | | | | | 0011 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | | OFF TIMER (upper byte) (0x4) | | | | | | | | | | 0100 | t15 | t14 | t13 | t12 | t11 | t10 | t9 | t8 | | OFF TIMER (lower byte) (0x5) | | | | | | | | | | 0 1 0 1 | t7 | t6 | t5 | t4 | t3 | t2 | t1 | t0 | | CPU RECOVERY TIMER (0x6) | | | | | | | | | | 0110 | t7 | t6 | t5 | t4 | t3 | t2 | t1 | tO | | RF SETTLE TIMER (upper byte) (0x7 | ) | | | | | | | | | 0 1 1 1 | t15 | t14 | t13 | t12 | t11 | t10 | t9 | t8 | | RF SETTLE TIMER (lower byte) (0x8) | | | | | | | | | | 1000 | t7 | t6 | t5 | t4 | t3 | t2 | t1 | tO | | STATUS REGISTER (read only) (0x9) | ) | | | | | | | | | 1001 | LOCK<br>DET | AGCST | CLK<br>ALIVE | X | X | X | POL_CAL<br>_DONE | FSK_CAL<br>_DONE | | AGC DWELL TIMER (0xA) | | | | | | | | | | 1010 | Х | Х | Х | dt4 | dt3* | dt2* | dt1 | dt0* | <sup>\*</sup>Power-up state = 1. All other bits, power-up state = 0. During toff, the MAX1471 is operating with very low supply current (5.0 $\mu$ A typ), where all of its modules are turned off, except for the toff timer itself. Upon completion of the toff time, the MAX1471 signals the user by asserting DIO low. #### CPU Recovery Timer (tcpu) The second timer, tCPU (see Figure 12), is used to delay the power-up of the MAX1471, thereby providing extra power savings and giving a CPU the time required to complete its own power-on sequence. The CPU is signaled to begin powering up when the DIO line is pulled low by the MAX1471 at the end of tOFF. tCPU then begins counting down, while DIO is held low by the MAX1471. At the end of t<sub>CPU</sub>, the t<sub>RF</sub> counter begins. tcpu is an 8-bit timer, configured through register 0x6. The possible tcpu settings are summarized in Table 11. The data written to the tcpu register (0x6) is multiplied by 120 $\mu$ s to give the total tcpu time. On power-up, the CPU timer register is set to zero and must be written before using DRX mode. #### RF Settle Timer (t<sub>RF</sub>) The third timer, $t_{RF}$ (see Figure 12), is used to allow the RF sections of the MAX1471 to power up and stabilize before ASK or FSK data is received. $t_{RF}$ begins count- Table 6. Power Configuration Register (Address: 0x0) | BIT ID | BIT NAME | BIT LOCATION<br>(0 = LSB) | POWER-UP<br>STATE | FUNCTION | |----------|-----------------------------|---------------------------|-------------------|-----------------------------------------------------------------| | LNA_EN | LNA enable | 7 | 0 | 1 = Enable LNA<br>0 = Disable LNA | | AGC_EN | AGC enable | 6 | 0 | 1 = Enable AGC<br>0 = Disable AGC | | MIXER_EN | Mixer enable | 5 | 0 | 1 = Enable mixer<br>0 = Disable mixer | | FSKBB_EN | FSK baseband<br>enable | 4 | 0 | 1 = Enable FSK baseband<br>0 = Disable FSK baseband | | FSKPD_EN | FSK peak<br>detector enable | 3 | 0 | 1 = Enable FSK peak detectors<br>0 = Disable FSK peak detectors | | ASKBB_EN | ASK baseband enable | 2 | 0 | 1 = Enable ASK baseband<br>0 = Disable ASK baseband | | ASKPD_EN | ASK peak detector enable | 1 | 0 | 1 = Enable ASK peak detectors<br>0 = Disable ASK peak detectors | | SLEEP | Sleep mode | 0 | 0 | 1 = Deep-sleep mode<br>0 = Normal operation | ing once $t_{CPU}$ has expired. At the beginning of $t_{RF}$ , the modules selected in the power control register (register 0x0) are powered up with the exception of the peak detectors and have the $t_{RF}$ period to settle. At the end of t<sub>RF</sub>, the MAX1471 stops driving DIO low and enables ADATA, FDATA, and peak detectors if chosen to be active in the power configuration register (0x0). The CPU must be awake at this point, and must hold DIO low for the MAX1471 to remain in operation. The CPU must begin driving DIO low any time during t<sub>LOW</sub> = t<sub>CPU</sub> + t<sub>RF</sub>. If the CPU fails to drive DIO low, DIO is pulled high through the internal pullup resistor, and the timer sequence is restarted, leaving the MAX1471 powered down. Any time the DIO line is driven high while the DRX = 1, the DRX sequence is initiated, as defined in Figure 12. t<sub>RF</sub> is a 16-bit timer, configured through registers 0x7 (upper byte) and 0x8 (lower byte). The possible t<sub>RF</sub> settings are in Table 12. The data written to the t<sub>RF</sub> register (0x7 and 0x8) is multiplied by 120µs to give the total t<sub>RF</sub> time. On power-up, the RF timer registers are set to zero and must be written before using DRX mode. #### Typical Power-Up Procedure Here is a typical power-up procedure for receiving either ASK or FSK signals at 315MHz in continuous mode: - 1) Write 0x3000 to reset the part. - 2) Write 0x10FE to enable all RF and baseband sections. - 3) Write 0x135F to set the oscillator frequency register to work with a 315MHz crystal. - Write 0x1120 to set FSKCALLSB for an accurate FSK calibration. - 5) Write 0x1201 to begin FSK calibration. - 6) Read 0x2900 and verify that bit 0 is 1 to indicate FSK calibration is done. The MAX1471 is now ready to receive ASK or FSK data. Due to the high sensitivity of the receiver, it is recommended that the configuration registers be changed only when not receiving data. Receiver desensitization may occur, especially if odd-order harmonics of the SCLK line fall within the IF bandwidth. **Table 7. Configuration Register (Address: 0x1)** | | 1 | 1 | 1 | | |-----------|--------------------------|---------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIT ID | BIT NAME | BIT LOCATION<br>(0 = LSB) | POWER-UP<br>STATE | FUNCTION | | Х | Don't care | 7 | 0 | Don't care. | | GAINSET | Gain set | 6 | 1 | 0 = LNA low-gain state. 1 = LNA high-gain state. For manual gain control, enable the AGC (AGC_EN = 1), set LNA gain state to desired setting, then disable the AGC (AGC_EN = 0). | | FSKCALLSB | FSK accurate calibration | 5 | 0 | FSKCALLSB = 1 enables a longer, more accurate FSK calibration. FSKCALLSB = 0 provides for a quick, less accurate FSK calibration. | | DOUT_FSK | FSKOUT enable | 4 | 0 | This bit enables the FDATA pin to act as the serial data output in 4-wire mode. (See the <i>Communication Protocol</i> section.) | | DOUT_ASK | ASKOUT enable | 3 | 0 | This bit enables the ADATA pin to act as the serial data output in 4-wire mode. (See the <i>Communication Protocol</i> section.) | | TOFF_PS1 | Off-timer prescale | 2 | 0 | Sets LSB size for the off timer. (See the Off Timer | | TOFF_PS0 | Off-timer prescale | 1 | 0 | section.) | | DRX_MODE | Receive mode | 0 | 0 | 1 = Discontinuous receive mode. (See the Discontinuous Receive Mode section.) 0 = Continuous receive mode. (See the Continuous Receive Mode section.) | #### **Layout Considerations** A properly designed PCB is an essential part of any RF/microwave circuit. On high-frequency inputs and outputs, use controlled-impedance lines and keep them as short as possible to minimize losses and radiation. At high frequencies, trace lengths that are on the order of $\lambda/10$ or longer act as antennas. Keeping the traces short also reduces parasitic inductance. Generally, 1in of a PCB trace adds about 20nH of parasitic inductance. The parasitic inductance can have a dramatic effect on the effective inductance of a passive component. For example, a 0.5in trace connecting a 100nH inductor adds an extra 10nH of inductance or 10%. To reduce the parasitic inductance, use wider traces and a solid ground or power lane below the signal traces. Also, use low-inductance connections to ground on all GND pins, and place decoupling capacitors close to all $V_{\rm DD}$ or HVIN connections. Table 8. Control Register (Address: 0x2) | BIT ID | BIT NAME | BIT LOCATION<br>(0 = LSB) | POWER-UP<br>STATE | FUNCTION | |------------|--------------------------------------|---------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Х | None | 7 | Don't care | Don't care. | | AGCLOCK | AGC lock | 6 | 0 | Locks the LNA gain in its present state. | | X | None | 5, 4 | | Don't care. | | FSKTRK_EN | FSK peak<br>detector track<br>enable | 3 | 0 | Enables the tracking mode of the FSK peak detectors when FSKTRK_EN = 1. (See the <i>Peak Detectors</i> section.) | | ASKTRK_EN | ASK peak<br>detector track<br>enable | 2 | 0 | Enables the tracking mode of the ASK peak detectors when ASKTRK_EN = 1. (See the <i>Peak Detectors</i> section.) | | POL_CAL_EN | Polling timer calibration enable | 1 | 0 | POL_CAL_EN = 1 starts the polling timer calibration. Calibration of the polling timer is needed when using the MAX1471 in discontinous receive mode. POL_CAL_EN resets when calibration completes properly. (See the <i>Calibration</i> section.) | | FSK_CAL_EN | FSK calibration enable | 0 | 0 | FSK_CAL_EN starts the FSK receiver calibration. FSK_CAL_EN resets when calibration completes properly. (See the <i>Calibration</i> section.) | Table 9. Status Register (Read Only) (Address: 0x9) | BIT ID | BIT NAME | BIT LOCATION<br>(0 = LSB) | FUNCTION | | | |--------------|--------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--| | LOCKDET | Lock detect | 7 | 0 = Internal PLL is not locked so the MAX1471 will not receive data. 1 = Internal PLL is locked. | | | | AGCST | AGC state | 6 | 0 = LNA in low-gain state.<br>1 = LNA in high-gain state. | | | | CLKALIVE | Clock/crystal<br>alive | 5 | 0 = No valid clock signal seen at the crystal inputs. 1 = Valid clock at crystal inputs. | | | | X | None | 4, 3, 2 | Don't care. | | | | POL_CAL_DONE | Polling timer calibration done | 1 | <ul><li>0 = Polling timer calibration in progress or not completed.</li><li>1 = Polling timer calibration is complete.</li></ul> | | | | FSK_CAL_DONE | FSK calibration done | 0 | 0 = FSK calibration in progress or not completed.<br>1 = FSK calibration is compete. | | | Figure 12. DRX Mode Sequence of the MAX1471 ### Table 10. Off-Timer (tOFF) Configuration | PRESCALE1 | PRESCALE0 | t <sub>OFF</sub> TIME BASE<br>(1 LSB) | MIN t <sub>OFF</sub><br>REG 0x4 = 0x00<br>REG 0x5 = 0x01 | MAX toff<br>REG 0x4 = 0xFF<br>REG 0x5 = 0xFF | |-----------|-----------|---------------------------------------|----------------------------------------------------------|----------------------------------------------| | 0 | 0 | 120µs | 120µs | 7.86s | | 0 | 1 | 480µs | 480µs | 31.46s | | 1 | 0 | 1920µs | 1.92ms | 2 min 6s | | 1 | 1 | 7680µs | 7.68ms | 8 min 23s | ### Table 11. CPU Recovery Timer (tCPU) Configuration | TIME BASE | MIN t <sub>CPU</sub> | MAX t <sub>CPU</sub> | |-----------|----------------------|----------------------| | (1 LSB) | REG 0x6 = 0x01 | REG 0x6 = 0xFF | | 120µs | 120µs | 30.72ms | ### Table 12. RF Settle Timer (tRF) Configuration | TIME BASE<br>(1 LSB) | MIN t <sub>RF</sub> REG 0x7 = 0x00 REG 0x8 = 0x01 | MAX t <sub>RF</sub> REG 0x7 = 0xFF REG 0x8 = 0xFF | |----------------------|---------------------------------------------------|---------------------------------------------------| | 120µs | 120µs | 7.86s | · \_\_\_\_\_ ///XI// \_\_\_\_\_Chip Information PROCESS: CMOS ### Package Information For the latest package outline information and land patterns, go to **www.maxim-ic.com/packages**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE NO. | LAND<br>PATTERN NO. | |-----------------|-----------------|----------------|---------------------| | 32 TQFN-EP | T3255+3 | <u>21-0140</u> | <u>90-0001</u> | ### **Revision History** | REVISION | REVISION | DESCRIPTION | PAGES | |----------|----------|----------------------------------------------------------------------------------------------------------------|-------------| | NUMBER | DATE | | CHANGED | | 2 | 11/10 | Updated Ordering Information, Absolute Maximum Ratings, AC Electrical Characteristics, and Package Information | 1, 2, 4, 25 | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.